Folgen
Radu Teodorescu
Titel
Zitiert von
Zitiert von
Jahr
VARIUS: A model of process variation and resulting timing errors for microarchitects
SR Sarangi, B Greskamp, R Teodorescu, J Nakano, A Tiwari, J Torrellas
IEEE Transactions on Semiconductor Manufacturing 21 (1), 3-13, 2008
5092008
Variation-aware application scheduling and power management for chip multiprocessors
R Teodorescu, J Torrellas
ACM SIGARCH computer architecture news 36 (3), 363-374, 2008
4442008
One Bit Flips, One Cloud Flops: Cross-VM Row Hammer Attacks and Privilege Escalation.
Y Xiao, X Zhang, Y Zhang, R Teodorescu
USENIX Security Symposium, 19-35, 2016
2222016
Caching with selective multicasting in a publish-subscribe network
S Yajnik, TW Chen, PF Yang, R Teodorescu
US Patent 7,672,275, 2010
2102010
HARD: Hardware-assisted lockset-based race detection
P Zhou, R Teodorescu, Y Zhou
2007 IEEE 13th International Symposium on High Performance Computer …, 2007
1922007
Mitigating parameter variation with dynamic fine-grain body biasing
R Teodorescu, J Nakano, A Tiwari, J Torrellas
40th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO …, 2007
1392007
Dynamic reduction of voltage margins by leveraging on-chip ECC in Itanium II processors
A Bacha, R Teodorescu
Proceedings of the 40th annual international symposium on computer …, 2013
1052013
Booster: Reactive core acceleration for mitigating the effects of process variation and application imbalance in low-voltage chips
TN Miller, X Pan, R Thomas, N Sedaghati, R Teodorescu
IEEE International Symposium on High-Performance Comp Architecture, 1-12, 2012
1032012
Log-based architectures for general-purpose monitoring of deployed code
S Chen, B Falsafi, PB Gibbons, M Kozuch, TC Mowry, R Teodorescu, ...
Proceedings of the 1st workshop on Architectural and system support for …, 2006
912006
VRSync: Characterizing and eliminating synchronization-induced voltage emergencies in many-core processors
TN Miller, R Thomas, X Pan, R Teodorescu
ACM SIGARCH Computer Architecture News 40 (3), 249-260, 2012
762012
Using ECC feedback to guide voltage speculation in low-voltage processors
A Bacha, R Teodorescu
2014 47th Annual IEEE/ACM International Symposium on Microarchitecture, 306-318, 2014
702014
Accident risk prediction based on heterogeneous sparse data: New dataset and insights
S Moosavi, MH Samavatian, S Parthasarathy, R Teodorescu, R Ramnath
Proceedings of the 27th ACM SIGSPATIAL International Conference on Advances …, 2019
682019
Distributing Deep Neural Networks with Containerized Partitions at the Edge.
L Zhou, H Wen, R Teodorescu, DHC Du
Hotedge, 2019
662019
Specshield: Shielding speculative data from microarchitectural covert channels
K Barber, A Bacha, L Zhou, Y Zhang, R Teodorescu
2019 28th International Conference on Parallel Architectures and Compilation …, 2019
612019
Parichute: Generalized turbocode-based error correction for near-threshold caches
TN Miller, R Thomas, J Dinan, B Adcock, R Teodorescu
2010 43rd Annual IEEE/ACM International Symposium on Microarchitecture, 351-362, 2010
562010
Adaptive parallel execution of deep neural networks on heterogeneous edge devices
L Zhou, MH Samavatian, A Bacha, S Majumdar, R Teodorescu
Proceedings of the 4th ACM/IEEE Symposium on Edge Computing, 195-208, 2019
402019
Authenticache: Harnessing cache ECC for system authentication
A Bacha, R Teodorescu
Proceedings of the 48th International Symposium on Microarchitecture, 128-140, 2015
402015
SWICH: A prototype for efficient cache-level checkpointing and rollback
R Teodorescu, J Nakano, J Torrellas
IEEE Micro 26 (5), 28-40, 2006
372006
Packet routing via payload inspection for digital content delivery
TW Chen, PF Yang, R Leng, CY Wang, R Teodorescu, Y Huang, ...
US Patent App. 10/613,994, 2004
362004
SPEECHMINER: A framework for investigating and measuring speculative execution vulnerabilities
Y Xiao, Y Zhang, R Teodorescu
arXiv preprint arXiv:1912.00329, 2019
322019
Das System kann den Vorgang jetzt nicht ausführen. Versuchen Sie es später erneut.
Artikel 1–20